
Section 23 I/O Ports
Rev. 4.00 Sep. 14, 2005 Page 860 of 982
REJ09B0023-0400
23.8 Port
H
Port H comprises a 15-bit input/output port with the pin configuration shown in figure 23.9. Each
pin is controlled by the port H control register (PHCR) in the PFC.
Port H
PTH14 (input/output)/
RTS2
(input/output)
PTH13 (input/output)/RXD2 (input)
PTH12 (input/output)/TXD2 (output)
PTH11 (input/output)/
CTS2
(input/output)
PTH10 (input/output)/SCK2 (input/output)
PTH9 (input/output)/
RTS1
(input/output)
PTH8 (input/output)/RXD1 (input)
PTH7 (input/output)/TXD1 (output)
PTH6 (input/output)/
CTS1
(input/output)
PTH5 (input/output)/SCK1 (input/output)
PTH4 (input/output)/
RTS0
(input/output)
PTH3 (input/output)/RXD0 (input)
PTH2 (input/output)/TXD0 (output)
PTH1 (input/output)/
CTS0
(input/output)
PTH0 (input/output)/SCK0 (input/output)
Figure 23.9 Port H
23.8.1 Register
Description
Port H has the following register.
•
Port H data register (PHDR)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...