
Section 22 Pin Function Controller (PFC)
Rev. 4.00 Sep. 14, 2005 Page 836 of 982
REJ09B0023-0400
22.1.9
Port G Control Register (PGCR)
PGCR is a 32-bit readable/writable register that selects the pin functions. PGCR is initialized to
H
'
00000000 by a power-on reset, and it is not initialized by a manual reset, in the standby mode,
or in the sleep mode.
Bit Bit
Name
Initial
Value R/W
Description
31 to 28
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
27
26
PG13MD2
PG13MD1
0
0
R/W
R/W
25
24
PG12MD2
PG12MD2
0
0
R/W
R/W
23
22
PG11MD2
PG11MD2
0
0
R/W
R/W
PGn Mode 2 and 1
The combination of bits PGnMD2 and PGnMD1
controls the pin functions. (n = 11 to 13)
00: Port
input
01: Port
output
10, 11: Reserved (When set, correct operation cannot
be guaranteed.)
21
20
PG10MD2
PG10MD2
0
0
R/W
R/W
19
18
PG9MD2
PG9MD2
0
0
R/W
R/W
PGn Mode 2 and 1
The combination of bits PGnMD2 and PGnMD1
controls the pin functions. (n = 9 and 10)
00: Port input
01: Port output
10: Reserved (When set, correct operation cannot be
guaranteed.)
11: Other functions (see table22.1.)
17
16
PG8MD2
PG8MD2
0
0
R/W
R/W
PG8 mode 2 and 1
The combination of bits PG8MD2 and PG8nMD1
controls the pin functions.
00: Port
input
01: Port
output
10, 11: Reserved (When set, correct operation cannot
be guaranteed.)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...