
Rev. 4.00 Sep. 14, 2005 Page xlvii of l
Section 14 U Memory
Table 14.1
U Memory Specifications ..................................................................................... 451
Section 15 User Debugging Interface (H-UDI)
Table 15.1
Pin Configuration.................................................................................................. 456
Table 15.2
H-UDI Commands................................................................................................ 458
Table 15.3
This LSI Pins and Boundary Scan Register Bits................................................... 459
Table 15.4
Reset Configuration .............................................................................................. 469
Section 16 I2C Bus Interface 2 (IIC2)
Table 16.1
I
2
C Bus Interface Pin Configuration ..................................................................... 475
Table 16.2
Transfer Rate ........................................................................................................ 478
Table 16.3
Interrupt Requests ................................................................................................. 506
Table 16.4
Time for Monitoring SCL..................................................................................... 507
Section 18 Multi-Function Timer Pulse Unit (MTU)
Table 18.1
MTU Functions..................................................................................................... 518
Table 18.2
MTU Pin Configuration........................................................................................ 521
Table 18.3
CCLR0 to CCLR2 (Channels 0, 3, and 4) ............................................................ 525
Table 18.4
CCLR0 to CCLR2 (Channels 1 and 2) ................................................................. 525
Table 18.5
TPSC0 to TPSC2 (Channel 0) .............................................................................. 526
Table 18.6
TPSC0 to TPSC2 (Channel 1) .............................................................................. 526
Table 18.7
TPSC0 to TPSC2 (Channel 2) .............................................................................. 527
Table 18.8
TPSC0 to TPSC2 (Channels 3 and 4) ................................................................... 527
Table 18.9
MD0 to MD3 ........................................................................................................ 529
Table 18.10
TIORH_0 (Channel 0) ...................................................................................... 532
Table 18.11
TIORL_0 (Channel 0)....................................................................................... 533
Table 18.12
TIOR_1 (Channel 1) ......................................................................................... 534
Table 18.13
TIOR_2 (Channel 2) ......................................................................................... 535
Table 18.14
TIORH_3 (Channel 3) ...................................................................................... 536
Table 18.15
TIORL_3 (Channel 3)....................................................................................... 537
Table 18.16
TIORH_4 (Channel 4) ...................................................................................... 538
Table 18.17
TIORL_4 (Channel 4)....................................................................................... 539
Table 18.18
TIORH_0 (Channel 0) ...................................................................................... 540
Table 18.19
TIORL_0 (Channel 0)....................................................................................... 541
Table 18.20
TIOR_1 (Channel 1) ......................................................................................... 542
Table 18.21
TIOR_2 (Channel 2) ......................................................................................... 543
Table 18.22
TIORH_3 (Channel 3) ...................................................................................... 544
Table 18.23
TIORL_3 (Channel 3)....................................................................................... 545
Table 18.24
TIORH_4 (Channel 4) ...................................................................................... 546
Table 18.25
TIORL_4 (Channel 4)....................................................................................... 547
Table 18.26
Output Level Select Function ........................................................................... 557
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...