
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 59 of 982
REJ09B0023-0400
Instruction Format
Source
Operand
Destination
Operand Sample
Instruction
mmmm
: register
direct
nnnn
: register
direct
ADD Rm,Rn
nm type
nnnn
xxxx
xxxx
15
0
mmmm
mmmm
: register
direct
nnnn
: register
indirect
MOV.L Rm,@Rn
mmmm
: post-
increment register
indirect (multiply-
and-accumulate
operation)
nnnn
:
*
post-
increment register
indirect (multiply-
and-accumulate
operation)
MACH, MACL
MAC.W @Rm+,@Rn+
mmmm
: post-
increment register
indirect
nnnn
: register
direct
MOV.L @Rm+,Rn
mmmm
: register
direct
nnnn
: pre-
decrement register
indirect
MOV.L Rm,@-Rn
mmmm
: register
direct
nnnn
: indexed
register indirect
MOV.L Rm,@(R0,Rn)
md type
xxxx
dddd
15
0
mmmm
xxxx
mmmmdddd
:
register indirect
with displacement
R0 (register direct) MOV.B @(disp,Rm),R0
nd4 type
dddd
nnnn
xxxx
15
0
xxxx
R0 (register direct)
nnnndddd
:
register indirect
with displacement
MOV.B R0,@(disp,Rn)
nmd type
nnnn
xxxx
dddd
15
0
mmmm
mmmm
: register
direct
nnnndddd
:
register indirect
with displacement
MOV.L Rm,@(disp,Rn)
mmmmdddd
:
register indirect
with displacement
nnnn
: register
direct
MOV.L @(disp,Rm),Rn
Note:
*
In multiply-and-accumulate instructions, nnnn is the source register.
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...