
Section 19 Serial Communication Interface with FIFO (SCIF)
Rev. 4.00 Sep. 14, 2005 Page 719 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
value R/W
Description
3
SCKIO
0
R/W
SCK Port Input/Output
Indicates the input or output of SCK pin. When SCK pin
is used as port outputting the SCKDT bit, the CKE1,
CKE0 bit of serial control register (SCSCR) should be
set to 0.
0: Not output the SCKDT bit to SCK pin
1: Output the SCKDT bit to SCK pin
2
SCKDT
0
R/W
SCK Port Data
Indicates the data of SCK pin used as port. Input/output
is specified by SCKIO bit. When output, the value of
SCKDT bit is outputted to SCK pin. Whenever input or
output, SCK pin status is read from SCKDT bit.
However Port Function of PFC (Pin Function Controller)
must be set to SCK input/output.
0: Input/output data is low level
1: Input/output data is high level
1
SPB2IO
0
R/W
Serial Port Break Input/Output
Indicates the input or output of TxD pin. When TxD pin
is used as port outputting the SPB2DT bit, the TE bit of
serial control register (SCSCR) should be set to 0.
0: Not output the SPB2DT bit to TxD pin
1: Output the SPB2DT bit to TxD pin
0
SPB2DT
0
R/W
Serial Port Break Data
Indicates the input data of RxD pin and the output data
of TxD pin used as port. Output of TxD pin is specified
by SPB2IO bit. When output, the value of SPB2DT bit is
outputted to TxD pin. Whenever input or output, RxD
pin status is read from SPB2DT bit. However Port
Function of PFC (Pin Function Controller) must be set
to TxD output and RxD input.
0: Input/output data is low level
1: Input/output data is high level
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...