
Section 25 Electrical Characteristics
Rev. 4.00 Sep. 14, 2005 Page 916 of 982
REJ09B0023-0400
25.3.1 Clock
Timing
Table 25.6 Clock Timing
Conditions: V
CC
Q
=
3.0 V to 3.6 V, V
CC
=
1.8 V
±
5%, AV
CC
=
3.0 V to 3.6 V, V
SS
Q = V
SS
= AV
SS
= 0 V, Ta
=
−
40°C to
+
85°C
Item Symbol
Min.
Max.
Unit
Figure(s)
EXTAL clock input frequency
f
EX
10 25 MHz
EXTAL clock input cycle time
t
EXcyc
40 100
ns
EXTAL clock input pulse low width
t
EXL
7
ns
EXTAL clock input pulse high width
t
EXH
7
ns
EXTAL clock input rising time
t
EXR
4 ns
EXTAL clock falling time
t
EXF
4 ns
25.2
CKIO clock input frequency
f
CK
20 50 MHz
CKIO clock input cycle time
t
CKcyc
20 50 ns
CKIO clock input low pulse width
t
CKIL
7
ns
CKIO clock input high pulse width
t
CKIH
7
ns
CKIO clock input rising time
t
CKIr
3 ns
CKIO clock input falling time
t
CKIf
3 ns
25.3
CKIO, CKIO2 clock output frequency
f
OP
20 50 MHz
CKIO, CKIO2 clock output cycle time
t
cyc
20 50 ns
CKIO, CKIO2 clock output pulse low width t
CKOL
7
ns
CKIO, CKIO2 clock output pulse high width t
CKOH
7
ns
CKIO, CKIO2 clock output rising time
t
CKOR
5 ns
CKIO, CKIO2 clock falling time
t
CKOF
5 ns
25.4
Oscillation settling time
(after power-on reset)
t
OSC1
10
ms
25.5
Phase difference between CKIO and
CKIO2
t
phckio2
3 ns
25.6
Oscillation settling time 1
(after standby mode)
t
OSC2
10
ms
25.7
Oscillation settling time 2
(after standby mode)
t
OSC3
10
ms
25.8
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...