
Section 18 Multi-Function Timer Pulse Unit (MTU)
Rev. 4.00 Sep. 14, 2005 Page 676 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
value R/W Description
15 POE3F
0 R/(W)
*
POE3
Flag
This flag indicates that a high impedance request has
been input to the
POE3
pin
[Clear condition]
•
By writing 0 to POE3F after reading a POE3F = 1
[Set condition]
•
When the input set by ICSR1 bits 7 and 6 occurs
at the POE3 pin
14 POE2F
0 R/(W)
*
POE2
Flag
This flag indicates that a high impedance request has
been input to the
POE2
pin
[Clear condition]
•
By writing 0 to POE2F after reading a POE2F = 1
[Set condition]
•
When the input set by ICSR1 bits 5 and 4 occurs
at the POE2 pin
13 POE1F
0 R/(W)
*
POE1
Flag
This flag indicates that a high impedance request has
been input to the
POE1
pin
[Clear condition]
•
By writing 0 to POE1F after reading a POE1F = 1
[Set condition]
•
When the input set by ICSR1 bits 3 and 2 occurs
at the
POE1
pin
12 POE0F
0 R/(W)
*
POE0
Flag
This flag indicates that a high impedance request has
been input to the
POE0
pin
[Clear condition]
•
By writing 0 to POE0F after reading a POE0F = 1
[Set condition]
•
When the input set by ICSR1 bits 1 and 0 occurs
at the
POE0
pin
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...