
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 77 of 982
REJ09B0023-0400
Branch Instructions
Table 2.23 Branch Instructions
Instruction
Instruction Code
Operation
Execution
States
T Bit
BF label 10001011dddddddd
If T
=
0, disp
×
2 + PC
→
PC;
if T
=
1, nop (where label is
disp + PC)
3/1
*
—
BF/S label
10001111dddddddd
Delayed branch, if T
=
0,
disp
×
2 + PC
→
PC;
if T
=
1, nop
2/1
*
—
BT label 10001001dddddddd
Delayed branch, if T
=
1,
disp
×
2 + PC
→
PC;
if T
=
0, nop
3/1
*
—
BT/S label
10001101dddddddd
If T
=
1, disp
×
2 + PC
→
PC;
if T
=
0, nop
2/1
*
—
BRA label
1010dddddddddddd
Delayed branch,
disp
×
2 + PC
→
PC
2 —
BRAF Rm
0000mmmm00100011
Delayed branch,
Rm + PC
→
PC
2 —
BSR label
1011dddddddddddd
Delayed branch, PC
→
PR,
disp
×
2 + PC
→
PC
2 —
BSRF Rm
0000mmmm00000011
Delayed branch, PC
→
PR,
Rm + PC
→
PC
2 —
JMP @Rm
0100mmmm00101011
Delayed branch, Rm
→
PC
2
—
JSR @Rm
0100mmmm00001011
Delayed branch, PC
→
PR,
Rm
→
PC
2 —
RTS
0000000000001011
Delayed branch, PR
→
PC
2
—
Note:
*
One state when the branch is not executed.
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...