
Section 18 Multi-Function Timer Pulse Unit (MTU)
Rev. 4.00 Sep. 14, 2005 Page 678 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
value R/W Description
3
2
POE1M1
POE1M0
0
0
R/W
R/W
POE1 mode 1, 0
These bits select the input mode of the
POE1
pin.
00: Accept request on falling edge of
POE1
input
01: Accept request when
POE1
input has been
sampled for 16 P
φ
/8 clock pulses, and all are low
level.
10: Accept request when
POE1
input has been
sampled for 16 P
φ
/16 clock pulses, and all are
low level.
11: Accept request when
POE1
input has been
sampled for 16 P
φ
/128 clock pulses, and all are
low level.
1
0
POE0M1
POE0M0
0
0
R/W
R/W
POE0 mode 1, 0
These bits select the input mode of the
POE0
pin.
00: Accept request on falling edge of
POE0
input
01: Accept request when
POE0
input has been
sampled for 16 P
φ
/8 clock pulses, and all are low
level.
10: Accept request when
POE0
input has been
sampled for 16 P
φ
/16 clock pulses, and all are
low level.
11: Accept request when
POE0
input has been
sampled for 16 P
φ
/128 clock pulses, and all are
low level.
Note:
*
The write value should always be 0.
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...