
Rev. 4.00 Sep. 14, 2005 Page xliii of l
Tables
Section 1 Overview
Table 1.1
Features..................................................................................................................... 1
Table 1.2
Pin functions ............................................................................................................. 9
Table 1.3
Pin Functions .......................................................................................................... 18
Section 2 CPU
Table 2.1
Initial Register Values............................................................................................. 28
Table 2.2
Destination Register in DSP Instructions................................................................ 37
Table 2.3
Source Register in DSP Operations ........................................................................ 38
Table 2.4
DSR Register Bits................................................................................................... 41
Table 2.5
Word Data Sign Extension...................................................................................... 45
Table 2.6
Delayed Branch Instructions................................................................................... 45
Table 2.7
T Bit........................................................................................................................ 46
Table 2.8
Immediate Data Referencing .................................................................................. 46
Table 2.9
Absolute Address Referencing................................................................................ 47
Table 2.10
Displacement Referencing ...................................................................................... 47
Table 2.11
Addressing Modes and Effective Addresses for CPU Instructions......................... 48
Table 2.12
Overview of Data Transfer Instructions.................................................................. 51
Table 2.13
CPU Instruction Formats ........................................................................................ 58
Table 2.14
Double Data Transfer Instruction Formats ............................................................. 62
Table 2.15
Single Data Transfer Instruction Formats ............................................................... 63
Table 2.16
A-Field Parallel Data Transfer Instructions ............................................................ 64
Table 2.17
B-Field ALU Operation Instructions and Multiply Instructions (1) ....................... 65
Table 2.17
B-Field ALU Operation Instructions and Multiply Instructions (2) ....................... 66
Table 2.18
CPU Instruction Types............................................................................................ 67
Table 2.19
Data Transfer Instructions....................................................................................... 71
Table 2.20
Arithmetic Operation Instructions .......................................................................... 73
Table 2.21
Logic Operation Instructions .................................................................................. 75
Table 2.22
Shift Instructions..................................................................................................... 76
Table 2.23
Branch Instructions ................................................................................................. 77
Table 2.24
System Control Instructions.................................................................................... 78
Table 2.25
Added CPU System Control Instructions ............................................................... 82
Table 2.26
Double Data Transfer Instructions.......................................................................... 85
Table 2.27
Single Data Transfer Instructions ........................................................................... 86
Table 2.28
Correspondence between DSP Data Transfer Operands and Registers .................. 87
Table 2.29
DSP Operation Instruction Formats........................................................................ 88
Table 2.30
Correspondence between DSP Instruction Operands and Registers ....................... 89
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...