
Section 12 Bus State Controller (BSC)
Rev. 4.00 Sep. 14, 2005 Page 310 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
Value R/W Description
19
MPXMD
0
R/W
Burst MPX-IO Interface Mode Specification
Specify the access mode in 16-byte access
0: One 4-burst access by 16-byte transfer
1: Two 2-bursts accesses by quad word (8-byte)
transfer
Transfer size when MPXMD = 0
D31 D30 D29 : Transfer
Size
0
0
0
: Byte (1 byte)
0
0
1
: Word (2 byte)
0
1
0
: Longword (4 bytes)
0
1
1
: Reserved (quad word) (8 bytes)
1 0 0 :
16
bytes
1 0 1 :
Reserved
(32
bytes)
1 1 0 :
Reserved
(64
bytes)
Transfer size when MPXMD = 1
D31 D30 D29 : Transfer
Size
0
0
0
: Byte (1 byte)
0
0
1
: Word (2 byte)
0
1
0
: Longword (4 bytes)
0
1
1
: Quad word (8 bytes)
1 0 0 :
Reserved
(32
bytes)
18
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
17
16
BW1
BW0
0
1
R/W
R/W
Number of Burst Wait Cycles
Specify the number of wait cycles to be inserted at the
2nd and the subsequent access cycles in burst access
00: No cycle
01: 1 cycle
10: 2 cycles
11: 3 cycles
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...