
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 79 of 982
REJ09B0023-0400
Instruction
Instruction Code
Operation
Execution
States
T Bit
LDC.L @Rm+,
R4_BANK
0100mmmm11000111
(Rm)
→
R4_BANK,
Rm + 4
→
Rm
4 —
LDC.L @Rm+,
R5_BANK
0100mmmm11010111
(Rm)
→
R5_BANK,
Rm + 4
→
Rm
4 —
LDC.L @Rm+,
R6_BANK
0100mmmm11100111
(Rm)
→
R6_BANK,
Rm + 4
→
Rm
4 —
LDC.L @Rm+,
R7_BANK
0100mmmm11110111
(Rm)
→
R7_BANK,
Rm + 4
→
Rm
4 —
LDS Rm,MACH
0100mmmm00001010
Rm
→
MACH
1
—
LDS Rm,MACL
0100mmmm00011010
Rm
→
MACL
1
—
LDS Rm,PR
0100mmmm00101010
Rm
→
PR
1
—
LDS.L @Rm+,MACH
0100mmmm00000110
(Rm)
→
MACH, Rm + 4
→
Rm
1
—
LDS.L @Rm+,MACL
0100mmmm00010110
(Rm)
→
MACL, Rm + 4
→
Rm
1
—
LDS.L @Rm+,PR
0100mmmm00100110
(Rm)
→
PR, Rm + 4
→
Rm
1
—
NOP 0000000000001001
No operation
1
—
PREF @Rm
0000mmmm10000011
(Rm)
→
cache
1
—
RTE 0000000000101011
Delayed branch,
SSR/SPC
→
SR/PC
5 —
SETS 0000000001011000
1
→
S
1
—
SETT 0000000000011000
1
→
T
1
1
SLEEP 0000000000011011
Sleep 4
*
—
STC SR,Rn
0000nnnn00000010
SR
→
Rn
1
—
STC GBR,Rn
0000nnnn00010010
GBR
→
Rn
1
—
STC VBR,Rn
0000nnnn00100010
VBR
→
Rn
1
—
STC SSR,Rn
0000nnnn00110010
SSR
→
Rn
1
—
STC SPC,Rn
0000nnnn01000010
SPC
→
Rn
1
—
STC R0_BANK,Rn
0000nnnn10000010
R0_BANK
→
Rn
1
—
STC R1_BANK,Rn
0000nnnn10010010
R1_BANK
→
Rn
1
—
STC R2_BANK,Rn
0000nnnn10100010
R2_BANK
→
Rn
1
—
STC R3_BANK,Rn
0000nnnn10110010
R3_BANK
→
Rn
1
—
STC R4_BANK,Rn
0000nnnn11000010
R4_BANK
→
Rn
1
—
STC R5_BANK,Rn
0000nnnn11010010
R5_BANK
→
Rn
1
—
STC R6_BANK,Rn
0000nnnn11100010
R6_BANK
→
Rn
1
—
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...