
Section 23 I/O Ports
Rev. 4.00 Sep. 14, 2005 Page 862 of 982
REJ09B0023-0400
Table 23.11 Port H Data Register (PHDR) Read/Write Operations
PHnMD2 PHnMD1 Pin
State
Read
Write
0
0
Input
Pin state
Data is written to PHDR, but does not affect
pin state.
1
Output
PHDR value Data is written to PHDR and the value is
output from the pin.
1 0 Reserved
1
Other functions Pin state
Data is written to PHDR, but does not affect
pin state.
(n = 0 to 14)
23.9 Port
J
Port J is a 13-bit input/output port with the pin configuration shown in figure 23.10. Each pin is
controlled by the port J control register (PJCR) in the PFC.
Port J
PTJ12 (input/output)/
AUDSYNC
(output)
PTJ11 (input/output)/AUDATA3 (output)
PTJ10 (input/output)/AUDATA2 (output)
PTJ9 (input/output)/AUDATA1 (output)
PTJ8 (input/output)/AUDATA0 (output)
PTJ7 (input/output)/
IRQ7
(input)
PTJ6 (input/output)/
IRQ6
(input)
PTJ5 (input/output)/
IRQ5
(input)
PTJ4 (input/output)/
IRQ4
(input)
PTJ3 (input/output)/
IRQ3
(input)
PTJ2 (input/output)/
IRQ2
(input)
PTJ1 (input/output)/
IRQ1
(input)
PTJ0 (input/output)/
IRQ0
(input)
Figure 23.10 Port J
23.9.1 Register
Description
Port J has the following register.
•
Port J data register (PJDR)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...