
Section 1 Overview
Rev. 4.00 Sep. 14, 2005 Page 21 of 982
REJ09B0023-0400
Classification Symbol I/O
Name
Function
DREQ0
,
DREQ1
I DMA-transfer
request
Input pin for external requests for
DMA transfer.
DACK0
,
DACK1
O DMA-transfer
request receive
Output pin for request receive, in
response to external requests for
DMA transfer.
Direct memory
access controller
(DMAC)
TEND0
O DMA-transfer
end
output
Output pin for DMA transfer end
signal
TCK
I
Test clock
Test-clock input pin.
TMS
I
Test mode select Inputs the test-mode select signal.
TDI
I
Test data input
Serial input pin for instructions and
data.
TDO
O
Test data
output
Serial output pin for instructions and
data.
User debugging
interface
(H-UDI)
TRST
I
Test reset
Initialization-signal input pin.
AUDATA3 to
AUDATA0
O
AUD data
Data output pins in AUD-trace mode.
AUDCK
O
AUD clock
Sync-clock output pin in AUD-trace
mode.
Advanced user
debugger
(AUD)
AUDSYNC
O
AUD sync
signal
Data start-position acknowledge-
signal output pin in AIUD-trace
mode.
ASEBRKAK
O Break
mode
acknowledge
Indicates that the E10A emulator has
entered its break mode.
For the connection with the E10A,
see the SH7641 E10A Emulator
User's Manual (tentative title).
E10A interface
ASEMD0
I
ASE mode
Sets the ASE mode.
SCL
I/O
Serial clock pin
Serial clock input/output pin
I
2
C bus interface 2
SDA
I/O
Serial data pin
Serial data input/output pin
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...