
Section 19 Serial Communication Interface with FIFO (SCIF)
Rev. 4.00 Sep. 14, 2005 Page 709 of 982
REJ09B0023-0400
P
φ
(MHz)
10
12 12.288
14.7456
Bit Rate
(bits/s) n
N
Error
(
%
) n N
Error
(
%
) n N
Error
(
%
) n N
Error
(
%
)
110
2
177 –0.25 2
212 0.03 2
217 0.08 3
64 0.70
150
2
129 0.16 2
155 0.16 2
159 0.00 2
191 0.00
300
2 64 0.16 2 77 0.16 2 79 0.00 2 95 0.00
600
1
129 0.16 1
155 0.16 1
159 0.00 1
191 0.00
1200
1 64 0.16 1 77 0.16 1 79 0.00 1 95 0.00
2400
0
129 0.16 0
155 0.16 0
159 0.00 0
191 0.00
4800
0 64 0.16 0 77 0.16 0 79 0.00 0 95 0.00
9600
0 32 –1.36
0 38 0.16 0 39 0.00 0 47 0.00
19200
0 15 1.73 0 19 0.16 0 19 0.00 0 23 0.00
31250
0 9 0.00 0 11 0.00 0 11 2.40 0 14 –1.70
38400
0 7 1.73
0 9 –2.34
0 9 0.00
0 11
0.00
P
φ
(MHz)
16
19.6608 20
24
Bit Rate
(bits/s)
n
N
Error
(
%
)
n
N
Error
(
%
)
n
N
Error
(
%
)
n
N
Error
(
%
)
110
3 70 0.03 3 86 0.31 3 88 –0.25
3 106
–0.44
150
2 207 0.16 2 255 0.00 3 64 0.16 3 77 0.16
300
2
103 0.16 2
127 0.00 2
129 0.16 2
155 0.16
600
1 207 0.16 1 255 0.00 2 64 0.16 2 77 0.16
1200
1
103 0.16 1
127 0.00 1
129 0.16 1
155 0.16
2400
0 207 0.16 0 255 0.00 1 64 0.16 1 77 0.16
4800
0
103 0.16 0
127 0.00 0
129 0.16 0
155 0.16
9600
0 51 0.16 0 63 0.00 0 64 0.16 0 77 0.16
19200
0 25 0.16 0 31 0.00 0 32 –1.36
0 38 0.16
31250
0 15 0.00 0 19 –1.70
0 19 0.00 0 23 0.00
38400
0 12 0.16 0 15 0.00 0 15 1.73 0 19 –2.34
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...