
Appendix
Rev. 4.00 Sep. 14, 2005 Page 970 of 982
REJ09B0023-0400
[Legend]
I: Input
I+:
Input with weak keeper
I++: Input with pull-up MOS
O: Output
L:
Low level output
H: High
level
output
Z:
Hi-Z (The pin must not be open since the intermediate level at this pin caused a pass though
current in the LSI.)
Z+:
Hi-Z with weak keeper
Z++: Hi-Z with pull-up MOS
K:
Input becomes Hi-Z, output retains state
Notes: 1. The EXTAL pin must be pulled up and the XTAL pin must be open.
2. Controlled by the HIZCNT bit in the common control register of the BSC.
3. Controlled by the HIZMEM bit in the common control register of the BSC.
4. Controlled by the HIZ bit in the standby control register.
5. The pin must not be open since the intermediate level at this pin causes the path
though current in the LSI.
6. The data register of the I/O port can be written to.
7. Hi-Z when the TAP controller of the H-UDI is neither Shift-DR nor Shift-IR state.
8. When the H-UDI is not used, pins
ASEMD0
, TCK, TDI, and TMS must be pulled up, the
TDO and
ASEBRKAK
pins must be open, and the
TRST
pin must be connected to the
RESETP
pin or ground.
For use of emulators, the board must be designed following instructions in the emulator
manual.
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...