
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 94 of 982
REJ09B0023-0400
Instruction
Instruction Code
Operation
Execution
States
DC
PDEC
Sy,Dz 111110
**********
1010100100yyzzzz
Sy [31:16] – 1
→
Dz 1
*
DCT PDEC
Sx,Dz
111110
**********
10001010xx00zzzz
If DC = 1, Sx [39:16] – 1
→
Dz
If DC = 0, nop
1
DCT PDEC
Sy,Dz
111110
**********
1010101000yyzzzz
If DC = 1, Sy [31:16] – 1
→
Dz
If DC = 0, nop
1
DCF PDEC
Sx,Dz
111110
**********
10001011xx00zzzz
If DC = 0, Sx [39:16] – 1
→
Dz
If DC = 1, nop
1
DCF PDEC
Sy,Dz
111110
**********
1010101100yyzzzz
If DC = 0, Sy [31:16] – 1
→
Dz
If DC = 1, nop
1
PCLR
Dz
111110
**********
100011010000zzzz
h'00000000
→
Dz 1
*
DCT PCLR
Dz
111110
**********
100011100000zzzz
If DC = 1, h'00000000
→
Dz
If DC = 0, nop
1
DCF PCLR
Dz
111110
**********
100011110000zzzz
If DC = 0, h'00000000
→
Dz
If DC = 1, nop
1
PSHA
#imm,Dz
111110
**********
00010iiiiiiizzzz
If imm > = 0, Dz << imm
→
Dz (arithmetic shift)
If imm<0, Dz>>imm
→
Dz
1
*
PSHL
#imm,Dz
111110
**********
00000iiiiiiizzzz
If imm > = 0, Dz << imm
→
Dz (logical shift)
If imm < 0, Dz >> imm
→
Dz
1
*
PSTS
MACH,Dz
111110
**********
110011010000zzzz
MACH
→
Dz 1
DCT PSTS MACH,Dz
111110
**********
110011100000zzzz
If DC = 1, MACH
→
Dz 1
DCF PSTS MACH,Dz
111110
**********
110011110000zzzz
If DC = 0, MACH
→
Dz 1
PSTS
MACL,Dz
111110
**********
110111010000zzzz
MACL
→
Dz 1
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...