
Section 20 USB Function Module
Rev. 4.00 Sep. 14, 2005 Page 747 of 982
REJ09B0023-0400
Section 20 USB Function Module
20.1 Features
•
Incorporates UDC (USB device controller) conforming to the USB standard
Automatic processing of USB protocol
Automatic processing of USB standard commands for endpoint 0 (some commands and
class/vendor commands require decoding and processing by firmware)
•
Transfer speed: Full-speed
•
Endpoint configuration
Endpoint
Name
Abbreviation
Transfer Type
Maximum
Packet Size
FIFO Buffer
Capacity
(Byte)
DMA Transfer
Endpoint 0
EP0s
Setup
8
8
EP0i
Control
IN
8
8
EP0o
Control
OUT
8
8
Endpoint 1
EP1
Bulk OUT
64
128
Possible
Endpoint 2
EP2
Bulk IN
64
128
Possible
Endpoint 3
EP3
Interrupt
8
8
Endpoint 1
Endpoint 2
Endpoint 3
Configuration 1 Interface 0 Alternate setting 0
•
Interrupt requests: generates various interrupt signals necessary for USB
transmission/reception
•
Clock: External input (48 MHz)
•
Power-down mode
Power consumption can be reduced by stopping UDC internal clock when USB cable is
disconnected
Automatic transition to/recovery from suspend state
•
In on-chip transceiver bypass mode (the XVEROFF bit of USBXVERCR resister is 1), a
Philips PDIUSBP11 Series transceiver or compatible product can be connected (when using a
compatible product, carry out evaluation and investigation with the manufacturer supplying the
transceiver beforehand)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...