
Section 19 Serial Communication Interface with FIFO (SCIF)
Rev. 4.00 Sep. 14, 2005 Page 718 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
value R/W
Description
15 to 8
—
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
7
RTSIO
0
R/W
RTS Port Input/Output
Indicates the input or output of
RTS
pin. When
RTS
pin
is used as port outputting the RTSDT bit, the MCE bit of
FIFO control register (SCFCR) should be set to 0.
0: Not output the RTSDT bit to
RTS
pin
1: Output the RTSDT bit to
RTS
pin
6
RTSDT
1
R/W
RTS Port Data
Indicates the data of
RTS
pin used as port. Input/output
is specified by RTSIO bit. When output, the value of
RTSDT bit is outputted to
RTS
pin. Whenever input or
output,
RTS
pin status is read from RTSDT bit.
However Port Function of PFC (Pin Function Controller)
must be set to
RTS
input/output.
0: Input/output data is low level
1: Input/output data is high level
5
CTSIO
0
R/W
CTS Port Input/Output
Indicates the input or output of
CTS
pin. When
CTS
pin
is used as port outputting the CTSDT bit, the MCE bit of
FIFO control register (SCFCR) should be set to 0.
0: Not output the CTSDT bit to
CTS
pin
1: Output the CTSDT bit to
CTS
pin
4
CTSDT
1
R/W
CTS Port Data
Indicates the data of
CTS
pin used as port. Input/output
is specified by CTSIO bit. When output, the value of
CTSDT bit is outputted to
CTS
pin. Whenever input or
output,
CTS
pin status is read from CTSDT bit.
However Port Function of PFC (Pin Function Controller)
must be set to
CTS
input/output.
0: Input/output data is low level
1: Input/output data is high level
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...