
Rev. 4.00 Sep. 14, 2005 Page xxiii of l
19.3.12
Line Status Register (SCLSR) .............................................................................. 720
19.4
Operation ........................................................................................................................... 721
19.4.1
Overview............................................................................................................... 721
19.4.2
Operation in Asynchronous Mode ........................................................................ 723
19.4.3
Synchronous Operation......................................................................................... 733
19.5
SCIF Interrupts and DMAC............................................................................................... 742
19.6
Usage Notes ....................................................................................................................... 743
Section 20 USB Function Module .....................................................................747
20.1
Features.............................................................................................................................. 747
20.1.1
Block Diagram...................................................................................................... 748
20.2
Pin Configuration............................................................................................................... 748
20.3
Register Descriptions ......................................................................................................... 749
20.3.1
USB Interrupt Flag Register 0 (USBIFR0)........................................................... 750
20.3.2
USB Interrupt Flag Register 1 (USBIFR1)........................................................... 751
20.3.3
USB Interrupt Flag Register 2 (USBIFR2)........................................................... 752
20.3.4
USB Interrupt Select Register 0 (USBISR0) ........................................................ 753
20.3.5
USB Interrupt Select Register 1 (USBISR1) ........................................................ 754
20.3.6
USB Interrupt Enable Register 0 (USBIER0)....................................................... 754
20.3.7
USB Interrupt Enable Register 1 (USBIER1)....................................................... 755
20.3.8
USB Interrupt Enable Register 2 (USBIER2)....................................................... 755
20.3.9
USBEP0i Data Register (USBEPDR0i) ............................................................... 756
20.3.10
USBEP0o Data Register (USBEPDR0o).............................................................. 756
20.3.11
USBEP0s Data Register (USBEPDR0s)............................................................... 757
20.3.12
USBEP1 Data Register (USBEPDR1).................................................................. 757
20.3.13
USBEP2 Data Register (USBEPDR2).................................................................. 758
20.3.14
USBEP3 Data Register (USBEPDR3).................................................................. 758
20.3.15
USBEP0o Receive Data Size Register (USBEPSZ0o) ......................................... 758
20.3.16
USBEP1 Receive Data Size Register (USBEPSZ1) ............................................. 759
20.3.17
USB Trigger Register (USBTRG) ........................................................................ 759
20.3.18
USB Data Status Register (USBDASTS) ............................................................. 760
20.3.19
USBFIFO Clear Register (USBFCLR)................................................................. 761
20.3.20
USBDMA Transfer Setting Register (USBDMAR) ............................................. 762
20.3.21
USB Endpoint Stall Register (USBEPSTL) ......................................................... 763
20.3.22
USB Transceiver Control Register (USBXVERCR) ............................................ 764
20.3.23
USB Bus Power Control Register (USBCTRL) ................................................... 765
20.4
Operation ........................................................................................................................... 766
20.4.1
Cable Connection.................................................................................................. 766
20.4.2
Cable Disconnection ............................................................................................. 767
20.4.3
Control Transfer.................................................................................................... 768
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...