
Section 1 Overview
Rev. 4.00 Sep. 14, 2005 Page 22 of 828
REJ09B0023-0400
Classification Symbol I/O
Name
Function
TCLKA
TCLKB
TCLKC
TCLKD
I
Clock input
External clock input pins
TIOC0A
TIOC0B
TIOC0C
TIOC0D
I/O Input
capture/
output compare
match
The TGRA_0 to TGRD_0 input
capture input/output compare
output/PWM output pins.
TIOC1A
TIOC1B
I/O Input
capture/
output compare
match
The TGRA_1 to TGRB_1 input
capture input/output compare
output/PWM output pins.
Multi function timer-
pulse unit (MTU)
TIOC2A
TIOC2B
I/O Input
capture/
output compare
match
The TGRA_2 to TGRB_2 input
capture input/output compare
output/PWM output pins.
TIOC3A
TIOC3B
TIOC3C
TIOC3D
I/O Input
capture/
output compare
match
The TGRA_3 to TGRD_3 input
capture input/output compare
output/PWM output pins.
TIOC4A
TIOC4B
TIOC4C
TIOC4D
I/O Input
capture/
output compare
The TGRA_4 to TGRB_4 input
capture input/output compare
output/PWM output pins
Port output enable
(POE)
POE3
to
POE0
I Port
output
enable
Request signal input to set the high
current pins to the high impedance
status
SCK0
SCK1
SCK2
I/O
Serial clock
Clock input/output pins
RxD0
RxD1
RxD2
I
Received data
Data input pins
TxD0
TxD1
TxD2
O
Transmitted data Data output pins
RTS0
RTS1
RTS2
I/O
Request to send Request to send
Serial
communication
interface with FIFO
(SCIF)
CTS0
CTS1
CTS2
I/O
Clear to send
Clear to send
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...