
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 78 of 982
REJ09B0023-0400
System Control Instructions
Table 2.24 System Control Instructions
Instruction
Instruction Code
Operation
Execution
States
T Bit
CLRMAC 0000000000101000
0
→
MACH, MACL
1
—
CLRS 0000000001001000
0
→
S
1
—
CLRT 0000000000001000
0
→
T
1
0
LDC Rm,SR
0100mmmm00001110
Rm
→
SR
6
LSB
LDC Rm,GBR
0100mmmm00011110
Rm
→
GBR
4
—
LDC Rm,VBR
0100mmmm00101110
Rm
→
VBR
4
—
LDC Rm,SSR
0100mmmm00111110
Rm
→
SSR
4
—
LDC Rm,SPC
0100mmmm01001110
Rm
→
SPC
4
—
LDC Rm,R0_BANK 0100mmmm10001110
Rm
→
R0_BANK
4
—
LDC Rm,R1_BANK 0100mmmm10011110
Rm
→
R1_BANK
4
—
LDC Rm,R2_BANK 0100mmmm10101110
Rm
→
R2_BANK
4
—
LDC Rm,R3_BANK 0100mmmm10111110
Rm
→
R3_BANK
4
—
LDC Rm,R4_BANK 0100mmmm11001110
Rm
→
R4_BANK
4
—
LDC Rm,R5_BANK 0100mmmm11011110
Rm
→
R5_BANK
1
—
LDC Rm,R6_BANK 0100mmmm11101110
Rm
→
R6_BANK
4
—
LDC Rm,R7_BANK 0100mmmm11111110
Rm
→
R7_BANK
4
—
LDC.L @Rm+,SR
0100mmmm00000111
(Rm)
→
SR, Rm + 4
→
Rm
8
LSB
LDC.L @Rm+,GBR
0100mmmm00010111
(Rm)
→
GBR, Rm + 4
→
Rm
4
—
LDC.L @Rm+,VBR
0100mmmm00100111
(Rm)
→
VBR, Rm + 4
→
Rm
4
—
LDC.L @Rm+,SSR
0100mmmm00110111
(Rm)
→
SSR, Rm + 4
→
Rm
4
—
LDC.L @Rm+,SPC
0100mmmm01000111
(Rm)
→
SPC, Rm + 4
→
Rm
4
—
LDC.L @Rm+,
R0_BANK
0100mmmm10000111
(Rm)
→
R0_BANK,
Rm + 4
→
Rm
4 —
LDC.L @Rm+,
R1_BANK
0100mmmm10010111
(Rm)
→
R1_BANK,
Rm + 4
→
Rm
4 —
LDC.L @Rm+,
R2_BANK
0100mmmm10100111
(Rm)
→
R2_BANK,
Rm + 4
→
Rm
4 —
LDC.L @Rm+,
R3_BANK
0100mmmm10110111
(Rm)
→
R3_BANK,
Rm + 4
→
Rm
4 —
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...