
Section 24 List of Registers
Rev. 4.00 Sep. 14, 2005 Page 876 of 982
REJ09B0023-0400
24.2 Register
Bits
Register addresses and bit names of the on-chip peripheral modules are described below.
Each line covers eight bits, and 16-bit and 32-bit registers are shown as 2 or 4 lines, respectively.
Register
Abbreviation
Bit
31/23/15/7
Bit
30/22/14/6
Bit
29/21/13/5
Bit
28/20/12/4
Bit
27/19/11/3
Bit
26/18/10/2
Bit
25/17/9/1
Bit
24/16/8/0 Module
FRQCR
—
— — CKOEN
— — STC1
STC0
CPG
— — IFC1
IFC0
— — PFC1
PFC0
WTCNT
WDT
WTCSR TME WT/IT RSTS WOVF IOVF CKS2 CKS1 CKS0
STBCR
STBY
— — — — — — —
STBCR2 MSTP10
MSTP9 MSTP8 MSTP7 —
MSTP5 MSTP4 MSTP3
STBCR3
HIZ
— MSTP35
— MSTP33
MSTP32
MSTP31
MSTP30
Power-
down
modes
STBCR4
—
MSTP46 MSTP45 MSTP44 MSTP43 MSTP42 —
—
CCR1 — — — — — — — — Cache
— — — — — — — —
— — — — — — — —
— — — — CF WB
WT
CE
CCR2 — — — — — — — —
— — — — — — — LE
— — — — — — W3LOAD
W3LOCK
— — — — — — W2LOAD
W2LOCK
INTEVT2
— — — — — — — — Exception
— — — — — — — — handling
—
—
—
—
TRA — — — — — — — —
— — — — — — — —
— — — — — — imm
imm
imm imm imm imm imm imm — —
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...