
Section 21 A/D Converter
Rev. 4.00 Sep. 14, 2005 Page 800 of 982
REJ09B0023-0400
21.1.3 Register
Configuration
The A/D converter's registers are summarized below.
•
A/D0 data register A (ADDRA0)
•
A/D0 data register B (ADDRB0)
•
A/D0 data register C (ADDRC0)
•
A/D0 data register D (ADDRD0)
•
A/D0 control/status register (ADCSR0)
•
A/D1 data register A (ADDRA1)
•
A/D1 data register B (ADDRB1)
•
A/D1 data register C (ADDRC1)
•
A/D1 data register D (ADDRD1)
•
A/D1 control/status register (ADCSR1)
•
A/D0 A/D1 control register (ADCR)
21.2 Register
Descriptions
21.2.1
A/D Data Registers A to D (ADDRA0 to ADDRD0, ADDRA1 to ADDRD1)
The eight A/D data registers (ADDRA0 to ADDRD0, ADDRA1 to ADDRD1) are 16-bit read-
only registers that store the results of A/D conversion.
An A/D conversion produces 10-bit data, which is transferred for storage into the A/D data
register corresponding to the selected channel. The 10 bits of the result are stored in the upper bits
(bits 15 to 6) of the A/D data register. Bits 5 to 0 of an A/D data register are reserved bits that are
always read as 0. Table 21.2 indicates the pairings of analog input channels and A/D data
registers.
The A/D data registers are initialized to H'0000 by a power-on reset and in standby mode.
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...