
Rev. 4.00 Sep. 14, 2005 Page xv of l
6.2
Register Descriptions ......................................................................................................... 166
6.2.1
Standby Control Register (STBCR)...................................................................... 166
6.2.2
Standby Control Register 2 (STBCR2)................................................................. 167
6.2.3
Standby Control Register 3 (STBCR3)................................................................. 168
6.2.4
Standby Control Register 4 (STBCR4)................................................................. 170
6.3
Operation ........................................................................................................................... 171
6.3.1
Sleep Mode ........................................................................................................... 171
6.3.2
Standby Mode ....................................................................................................... 172
6.3.3
Module Standby Function..................................................................................... 174
6.3.4
STATUS Pin Change Timings.............................................................................. 174
Section 7 Cache .................................................................................................179
7.1
Features.............................................................................................................................. 179
7.1.1
Cache Structure..................................................................................................... 180
7.2
Register Descriptions ......................................................................................................... 182
7.2.1
Cache Control Register 1 (CCR1) ........................................................................ 182
7.2.2
Cache Control Register 2 (CCR2) ........................................................................ 183
7.3
Cache Operation................................................................................................................. 186
7.3.1
Searching Cache ................................................................................................... 186
7.3.2
Read Access.......................................................................................................... 188
7.3.3
Prefetch Operation ................................................................................................ 188
7.3.4
Write Access ......................................................................................................... 188
7.3.5
Write-Back Buffer ................................................................................................ 189
7.3.6
Coherency of Cache and External Memory .......................................................... 189
7.4
Memory-Mapped Cache .................................................................................................... 190
7.4.1
Address Array ....................................................................................................... 190
7.4.2
Data Array ............................................................................................................ 190
7.4.3
Usage Examples.................................................................................................... 192
Section 8 X/Y Memory......................................................................................193
8.1
Features.............................................................................................................................. 193
8.2
X/Y Memory Access from CPU ........................................................................................ 194
8.3
X/Y Memory Access from DSP......................................................................................... 194
8.4
X/Y Memory Access from DMAC .................................................................................... 195
8.5
Usage Note......................................................................................................................... 195
8.6
Sleep Mode ........................................................................................................................ 195
8.7
Address Error ..................................................................................................................... 195
Section 9 Exception Handling ...........................................................................197
9.1
Register Descriptions ......................................................................................................... 198
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...