
Section 22 Pin Function Controller (PFC)
Rev. 4.00 Sep. 14, 2005 Page 839 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
Value R/W
Description
7
6
PH3MD2
PH3MD2
0
0
R/W
5
4
PH2MD2
PH2MD2
0
0
R/W
3
2
PH1MD2
PH1MD2
0
0
R/W
1
0
PH0MD2
PH0MD2
0
0
R/W
PHn Mode 2 and 1
The combination of bits PHnMD2 and PHnMD1controls
the pin functions. (n = 0 to 14)
00: Port input
01: Port output
10: Reserved (When set, correct operation cannot be
guaranteed.)
11: Other functions (see table22.1.)
22.1.11 Port J Control Register (PJCR)
PJCR is a 32-bit readable/writable register that selects the pin functions. PJCR is initialized to
H
'
00000000 by a power-on reset, and it is not initialized by a manual reset, in standby mode, or in
sleep mode.
Bit Bit
Name
Initial
Value R/W
Description
31 to 25
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
25
24
PJ12MD2
PJ12MD2
0
0
R/W
23
22
PJ11MD2
PJ11MD2
0
0
R/W
21
20
PJ10MD2
PJ10MD2
0
0
R/W
19
18
PJ9MD2
PJ9MD2
0
0
R/W
17
16
PJ8MD2
PJ8MD2
0
0
R/W
15
14
PJ7MD2
PJ7MD2
0
0
R/W
PJn Mode 2 and 1
The combination of bits PJnMD2 and PJnMD1controls
the pin functions. (n = 0 to 12)
00: Port input
01: Port output
10: Reserved (When set, correct operation cannot be
guaranteed.)
11: Other functions (see table 22.1)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...