
Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
Core Architecture
Lucent Technologies Inc.
DRAFT COPY
5-19
5.4 Cache and Control
(continued)
5.4.2 Control
The control block provides overall DSP1611/17/18/27/28/29 system coordination and is mostly invisible to the
user. Inputs (instructions) are provided to the control block over the program data bus (XDB). The instructions are
decoded by hardware in the control block. Execution of the phases of an instruction is controlled by hardware
throughout the device. The hardware sequences instructions through the pipeline and controls the I/O, the pro-
cessing, the memory accesses, and the timing necessary to perform each operation. A three-level pipeline (fetch
an instruction, decode the instruction, and execute the instruction) is hidden from the user.
Control and status registers in the control section are the inc, ins, alf, and mwait registers (inc, ins, and alf are
described in
through
). For further information, refer to the sections listed in
.
Table 5-6. Control and Status Descriptions
Register
Section
Subject
ins, inc
alf
Processor Flags
Memory Space and Addressing
Powerdown with the AWAIT State
mwait
Table 5-7. Interrupt Control (inc) Register (DSP1611/17/27/29)
Bit
15
14—11
10
9
8
7—6
5—4
3
2
1
0
Field JINT Reserved OBE2 IBF2 TIMEOUT
Reserved
INT[1:0]
PIDS/PIBF
PODS/POBE
OBE IBF
Table 5-8. Interrupt Status (ins) Register (DSP1611/17/27/29)
Bit
15
14—11
10
9
8
7—6
5—4
3
2
1
0
Field JINT Reserved OBE2 IBF2 TIMEOUT
Reserved
INT[1:0]
PIDS/PIBF
PODS/POBE
OBE IBF
Table 5-9. Interrupt Control (inc) Register (DSP1618/28)
Bit
15
14
13
12
11
10
9
8
7—6
5—4
3
2
1
0
Field JINT rsrvd EOVF EREADY rsrvd OBE2 IBF2 TIMEOUT rsrvd INT[1:0] PIBF POBE OBE IBF
Table 5-10. Interrupt Status (ins) Register (DSP1618/28)
Bit
15
14
13
12
11
10
9
8
7—6
5—4
3
2
1
0
Field JINT rsrvd EOVF EREADY rsrvd OBE2 IBF2 TIMEOUT rsrvd INT[1:0] PIBF POBE OBE IBF
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...