DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
Core Architecture
April 1998
5-20
DRAFT COPY
Lucent Technologies Inc.
5.4 Cache and Control
(continued)
5.4.2 Control (continued)
Table 5-11. alf Register
Bit
15
14
13—9
8
7
6
5
4
3
2
1
0
Field AWAIT LOWPR
Reserved
ebusy nmns1 mns1 evenp oddp somef somet
allf
allt
Bit
Flag
Use
15
AWAIT
Set to enter power-saving standby
mode or standard sleep mode.
14
LOWPR
Memory map selection.
13—9
Reserved
—
8
ebusy
ECCP busy for DSP1618/28 (Reserved
for DSP1611/17/27/29).
7
nmns1
NOT-MINUS-ONE from BMU.
6
mns1
MINUS-ONE from BMU.
5
evenp
EVEN PARITY from BMU.
4
oddp
ODD PARITY from BMU.
3
somef
SOME FALSE from BIO.
2
somet
SOME TRUE from BIO.
1
allf
ALL FALSE from BIO.
0
allt
ALL TRUE from BIO.
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...