DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
Serial I/O
April 1998
7-24
DRAFT COPY
Lucent Technologies Inc.
7.6 Multiprocessor Mode Description
(continued)
7.6.3 Suggested Multiprocessor Configuration
In the suggested configuration, the DSP device supplying the SYN signal also supplies the ICK and OCK signals.
The remaining DSPs are configured for passive SYN, ICK, and OCK signals. All DSPs have active ILD and OLD
signals.
For the DSP device with the given transmit slot, the following parameters should be configured as shown:
To achieve the configuration shown above, the following registers in the DSPs should be set as shown:
The interrupt on IBF must be enabled in the inc or pioc
1
register of each device to allow the devices to detect and
process an input.
Note: Exactly one DSP device must normally be set up to drive time slot 0 because this device will also drive
SYN. If SYN is to be externally generated, no DSP device should ever drive time slot 0 because this would
cause a conflict on the SYN line.
In order to prevent multiple bus drivers, any single time slot should not be allocated to more than one DSP. It is
important that the ADD (device address) line is 3-stated (float) in any time slot that is not being driven by one of the
DSP16XXs on the bus. To prevent spurious inputs, the line should either be pulled up to V
DD
with a resistor, or the
software should guarantee that some DSP is always driving in every time slot. If SYN is externally generated, a
pull-up resistor will be required.
Parameter
Transmit Slot 0
Transmit Slot 1—7
SYNC
Active
Passive
ICK
Passive
Passive
OCK
Active
Passive
ILD
Active
Active
OLD
Active
Active
Register
Transmit Slot 0
Transmit Slot 1—7
sioc
0x238
0x230
tdms
0x101
0x1XX
†
† An X indicates that the number is dependent on the specific application.
srta
0xXXX
0xXXX
1.DSP1617 only.
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...