Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
Error Correction Coprocessor (DSP1618/28 Only)
Lucent Technologies Inc.
DRAFT COPY
14-11
14.5 Software Architecture
(continued)
14.5.2 ECCP Internal Memory-Mapped Registers (continued)
0x406
Received Symbol/
Channel Tap Register
S2H2
Convolutional decoding case:
Bits 7:0 are reserved.
Bits 15:8 are S2.
MLSE equalization case:
Bits 7:0 are HQ2
Bits 15:8 are HI2.
0x407
Received Symbol/
Channel Tap Register
S1H1
Convolutional decoding case:
Bits 7:0 are reserved.
Bits 15:8 are S1.
MLSE equalization case:
Bits 7:0 are HQ1.
Bits 15:8 are HI1.
0x408
Received Symbol/
Channel Tap Register
S0H0
Convolutional decoding case:
Bits 7:0 are reserved.
Bits 15:8 are S0.
MLSE equalization case:
Bits 7:0 are HQ0.
Bits 15:8 are HI0.
0x409
Decoded Symbol Register
DSR
Bits 7:0 are zero.
Bits 15:8 are decoded symbol.
0x40A
Received Real Signal/
Generating Polynomial
ZIG10
Convolutional case:
Bits 7:0 are G0.
Bits 15:8 are G1.
MLSE case:
Bits 9:0 are in-phase part of received signal.
Bits 15:10 are reserved.
0x40B
Received Imaginary Signal/
Generating Polynomial
ZQG32
Convolutional case:
Bits 7:0 are G2.
Bits 15:8 are G3.
MLSE case:
Bits 9:0 are quadrature-phase part of received signal.
Bits 15:10 are reserved.
0x40C
Generating Polynomial
G54
Convolutional case:
Bits 7:0 are G4.
Bits 15:8 are G5.
MLSE case:
Bits 15:0 are reserved.
0x40D
Minimum Cost Index Register
MIDX
Bits 7:0 are used.
Bits 15:8 are reserved.
Table 14-4. Memory-Mapped Registers (continued)
Address
Register
Register Bit Field
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...