
CHAPTER 9. PARALLEL HOST INTERFACE (PHIF) (DSP1611/18/27/28/29 ONLY)
CONTENTS
9
Parallel Host Interface (PHIF) (DSP1611/18/27/28/29 Only) .......................................................................9-1
9.1
PHIF Operation ..................................................................................................................................9-2
9.1.1
Intel Mode, 16-Bit Read ......................................................................................................9-3
9.1.2
Intel Mode, 16-Bit Write ......................................................................................................9-4
9.1.3
Motorola Mode, 16-Bit Read ...............................................................................................9-5
9.1.4
Motorola Mode, 16-Bit Write ...............................................................................................9-6
9.1.5
8-Bit Transfers .....................................................................................................................9-7
9.1.6
Accessing the PSTAT Register ...........................................................................................9-7
9.2
Programmer Interface ........................................................................................................................9-8
9.2.1
phifc Register Settings .......................................................................................................9-8
9.2.2
Power Management ..........................................................................................................9-10
9.3
Interrupts and the PHIF ...................................................................................................................9-10
9.4
PHIF Pin Multiplexing.......................................................................................................................9-11
9.5
Overall Functional Timing ................................................................................................................9-12
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...