![ARTERY AT32F435 Series Reference Manual Download Page 24](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592024.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 24
Rev 2.03
SRAM/NOR Flash extra timing register x(XMC_EXTx) (x=1,2,3,4) 537
NAND Flash control registers ...................................................... 538
NAND Flash control register x (XMC_BKxCTRL) (x=2,3) .......... 538
Interrupt enable and FIFO status register x (XMC_BKxIS) (x=2,3) 538
Regular memory timing register x (XMC_ BKxTMGRG) (x=2,3) . 539
Special memory timing r egister x (XMC_ BKxTMGSP) (x=2,3) .. 539
ECC value register x (XMC_ BKxCC) (x=2,3) ........................... 540
PC card controller registers ........................................................ 540
PC card control register (XMC_BK4CTRL) .............................. 540
Interrupt enable and FIFO status register 4 (XMC_BK4IS) ........ 540
Common memory timing register 4 (XMC_ B K4TMGCM) ........... 541
Attribute memory timing register 4 (XMC_ BK4TMGAT) ............ 541
IO space timing register 4 (XMC_ BK4TMGIO) ........................ 542
SDRAM controller registers ......................................................... 542
SDRAM control register 1, 2 (SDRAM_CTRL1,SDRAM_CTRL2) 542
SDRAM timing register 1, 2 (SDRAM_TM1,SDRAM_TM2) ......... 543
SDRAM command register (SDRAM_C MD) .............................. 545
SDRAM refresh timer register (SDRAM_RCNT) ....................... 545
SDRAM status register (SDRAM_STS) .................................... 546
SDIO interface ............................................................................. 547
SDIO introduction ...................................................................... 547
SDIO main features .................................................................... 547
Functional description ................................................................ 549
Card functional description ......................................................... 549
Card identification mode ........................................................ 549
Data transfer mode ............................................................... 550
Erase ................................................................................... 551
Protection management ......................................................... 551
Commands and responses .......................................................... 554
Commands ........................................................................... 554
Response formats ................................................................. 558
SDIO functional description ........................................................ 560
SDIO adapter ....................................................................... 561
Data BUF ............................................................................. 565
SDIO AHB interface .............................................................. 565
Hardware flow control ............................................................ 566