![ARTERY AT32F435 Series Reference Manual Download Page 371](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592371.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 371
Rev 2.03
Figure 18-18
Regular shift m ode and DMA m ode 2
ADC2
ADC1
ADC3
ADC1_IN3
ADC1_IN3
ADC1_IN3
Sampling
Conversion
ADC1 ordinary
trigger
ADC1: SQEN=1, OSN1=ADC1_IN3, RPEN=1
ADC2: SQEN=1, OSN1=ADC2_IN3, RPEN=1
ADC3: SQEN=1, OSN1=ADC3_IN3, RPEN=1
ADC2_IN3
ADC2_IN3
ADC2_IN3
ADC3_IN3
ADC3_IN3
ADC3_IN3
ADC1_ODT
ADC2_ODT
ADC3_ODT
CODT
ADC1_DT1
ADC1_DT2
ADC2_DT1
ADC2_DT2
ADC3_DT1
ADC3_DT2
ADC2_DT1,
ADC1_DT1
ADC1_DT2,
ADC3_DT1
ADC3_DT2,
ADC2_DT2
ADC2_DT3,
ADC1_DT3
ADC1_DT3
ADC2_DT3
DMA request
18.6 ADC registers
lists ADC register map and their reset values.
These peripheral registers must be accessed by word (32 bits).
Table 18-5 ADC register m ap and reset values
Register name
Offset
Reset value
ADC1_STS
0x000
0x0000 0000
ADC1_CTRL1
0x004
0x0000 0000
ADC1_CTRL2
0x008
0x0000 0000
ADC1_SPT1
0x00C
0x0000 0000
ADC1_SPT2
0x010
0x0000 0000
ADC1_PCDTO1
0x014
0x0000 0000
ADC1_PCDTO2
0x018
0x0000 0000
ADC1_PCDTO3
0x01C
0x0000 0000
ADC1_PCDTO4
0x020
0x0000 0000
ADC1_VMHB
0x024
0x0000 FFFF
ADC1_VMLB
0x028
0x0000 0000
ADC1_OSQ1
0x02C
0x0000 0000
ADC1_OSQ2
0x030
0x0000 0000
ADC1_OSQ3
0x034
0x0000 0000
ADC1_PSQ
0x038
0x0000 0000
ADC1_PDT1
0x03C
0x0000 0000
ADC1_PDT2
0x040
0x0000 0000
ADC1_PDT3
0x044
0x0000 0000
ADC1_PDT4
0x048
0x0000 0000
ADC1_ODT
0x04C
0x0000 0000
ADC1_OVSP
0x080
0x0000 0000
ADC1_CALVAL
0x0B4
0x0000 0000