![ARTERY AT32F435 Series Reference Manual Download Page 249](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592249.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 249
Rev 2.03
14.1.3.3 Debug mode
When the microcontroller enters debug mode (Cortex
®
-M4F core halted), the TMRx counter stops
counting when the TMRx_PAUSE bit is set.
14.1.4 TMR6 and TMR7 registers
These peripheral registers must be accessed by word (32 bits).
In Table 14-2, all the TMRx registers are mapped to a 16-bit addressable space.
Table 14-2 TMR6 and TMR7
— register table and reset value
Register
Offset
Reset value
TMRx_CTRL1
0x00
0x0000
TMRx_CTRL2
0x04
0x0000
TMRx_IDEN
0x0C
0x0000
TMRx_ISTS
0x10
0x0000
TMRx_SWEVT
0x14
0x0000
TMRx_CVAL
0x24
0x0000
TMRx_DIV
0x28
0x0000
TMRx_PR
0x2C
0x0000