![ARTERY AT32F435 Series Reference Manual Download Page 93](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592093.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 93
Rev 2.03
This bit is used to select HICK or HICK /6. If the HICK/6 is
selected, the clock frequency is 8 MHz. Otherwise, the clock
frequency is 48 MHz.
0: HICK/6
1: HICK
Note: In any case, HICK always input 4 MHz to PLL.
Bit 11: 8 Reserved
0x00
resd
Kept at its default value.
Bit 7: 0
HICKCAL_KEY
0x00
rw
HICK calibration key
The HICKCAL [7:0] can be written only when this field is set
0x5A.
4.3.23 Additional register2 (CRM_MISC2)
Bit
Name
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value.
Bit 15: 12 USBDIV
0x0
rw
USB division
The PLL clock frequency, after being divided, is used as
USB clock.
0000: PLL clock divided by 1.5
0001: PLL clock not divided
0010: PLL clock divided by 2.5
0011: PLL clock divided by 2
0100: PLL clock divided by 3.5
0101: PLL clock divided by 3
0110: PLL clock divided by 4.5
0111: PLL clock divided by 4
1000: PLL clock divided by 5.5
1001: PLL clock divided by 5
1010: PLL clock divided by 6.5
1011: PLL clock divided by 6
1100: PLL clock divided by 7
1101~1111: Reserved
Bit 11: 10 Reserved
0x0
resd
Kept at its default value.
Bit 9
EMAC_PPS_SEL
0x0
rw
Ethernet pulse width select
0: Pulse width is 125 ms.
1: Pulse width is 1 system clock.
Bit 8
CLK1_TO_TMR
0x0
rw
CLKOUT1 internal connected to timer 10 channel 1
0: Disconnected
1: Connected
Bit 7: 6
Reserved
0x0
resd
Kept at its default value.
Bit 5: 4
AUTO_STEP_EN
0x0
rw
Auto step-by-step system clock switch enable
When the system clock source is switched from others to
the PLL or when the AHB prescaler is changed from large
to small (system frequency is from small to large), it is
recommended to enable the auto step-by-step system clock
switch if the operational target is larger than 108 MHz,.
Once it is enabled, the AHB bus is halted by hardware till
the completion of the switch. During this switch period, the
DMA remain working, and the interrupt events are recorded
and then handled by NVIC when the AHB bus resumes.
00: Disabled
01: Reserved
10: Reserved
11: Enabled. When AHBDIV or SCLKSEL is modified, the
auto step-by-step system clock switch is activated
automatically.
Bit 3: 0
Reserved
0xd
resd
It is fixed to 0xd. Do not change.