![ARTERY AT32F435 Series Reference Manual Download Page 546](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592546.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 546
Rev 2.03
Note: The programmed COUNT value must not be equal to the sum of the following timings:
TWR+TRP+TRC+TRCD+4 memory clock cycles.
24.7.4.5 SDRAM status register (SDRAM_STS)
Bit
Register
Reset value
Type
Description
Bit 31: 6
Reserved
0x0000000
resd
Kept at its default value.
Bit 5
BUSY
0x0
ro
Busy
This bit indicates the status of the current SDRAM
controller.
0: Idle
1: Busy
Bit 4: 3
BK2STS
0x0
ro
Bank2 status
This field defines the status mode of the SDRAM Bank 2.
00: Normal mode
01: Auto-refresh mode
10: Power-down mode
Bit 2: 1
BK1STS
0x0
ro
Bank 1 Status
This field defines the status mode of the SDRAM Bank 1.
00: Normal mode
01: Auto-refresh mode
10: Power-down mode
Bit 0
ERR
0x0
ro
Error flag
0: No refresh error has been detected
1: A refresh error has been detected