![ARTERY AT32F435 Series Reference Manual Download Page 380](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592380.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 380
Rev 2.03
Bit 11: 9
CSPT3
0x0
rw
Sample time selection of channel ADC_IN3
000: 2.5 cycles
001: 6.5 cycles
010: 12.5 cycles
011: 24.5 cycles
100: 47.5 cycles
101: 92.5 cycles
110: 247.5 cycles
111: 640.5 cycles
Bit 8: 6
CSPT2
0x0
rw
Sample time selection of channel ADC_IN2
000: 2.5 cycles
001: 6.5 cycles
010: 12.5 cycles
011: 24.5 cycles
100: 47.5 cycles
101: 92.5 cycles
110: 247.5 cycles
111: 640.5 cycles
Bit 5: 3
CSPT1
0x0
rw
Sample time selection of channel ADC_IN1
000: 2.5 cycles
001: 6.5 cycles
010: 12.5 cycles
011: 24.5 cycles
100: 47.5 cycles
101: 92.5 cycles
110: 247.5 cycles
111: 640.5 cycles
Bit 2: 0
CSPT0
0x0
rw
Sample time selection of channel ADC_IN0
000: 2.5 cycles
001: 6.5 cycles
010: 12.5 cycles
011: 24.5 cycles
100: 47.5 cycles
101: 92.5 cycles
110: 247.5 cycles
111: 640.5 cycles
18.6.6 ADC preempted channel data offset register x ( ADC_
PCDTOx) (x=1..4)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 12 Reserved
0x00000
resd
Kept at its default value
Bit 11: 0
PCDTOx
0x000
rw
Data offset for Preempted channel x
Converted data stored in the ADC_PDTx = Raw converted
data – ADC_PCDTOx
18.6.7 ADC voltage monitor high threshold register
(ADC_VWHB)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x00000
resd
Kept at its default value
Bit 15: 0
VMHB
0xFFF
rw
Voltage monitoring high boundary