![ARTERY AT32F435 Series Reference Manual Download Page 535](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592535.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 535
Rev 2.03
100: 1024 bytes
Others: Reserved.
Bit 15
NWASEN
0x0
rw
NWAIT enable during asynchronous transfer
0: NWAIT signal is disabled
1: NWAIT signal is enable
Bit 14
RWTD
0x0
rw
Read-write timing different
Different timings are used for read and write operations,
that is, the XMC_BK1TMGWR register is enabled.
0: Same timings for read and write operations
1: Different timings for read and write operations
Bit 13
NWSEN
0x1
rw
NWAIT enable during synchronous transfer
0: NWAIT signal is disabled
1: NWAIT signal is enabled
Bit 12
WEN
0x1
rw
Write enable
0: Disabled
1: Enabled
Bit 11
NWTCFG
0x0
rw
NWAIT timing configuration
It is valid only in synchronous mode.
0: NWAIT signal is active one data cycle before the wait
state
1: NWAIT signal is active one data cycle during the wait
state
Bit 10
WRAPEN
0x0
rw
Wrapped enable
This bit defines whether the XMC will split a wrapped AHB
access into two accesses.
0: Direct wrapped access is not allowed
1: Direct wrapped access is allowed
Bit 9
NWPOL
0x0
rw
NWAIT polarity
This bit defines the polarity of the NWAIT signal in
synchronous mode.
0: NWAIT active low
1: NWAIT active high
Bit 8
SYNCBEN
0x0
rw
Synchronous burst enable
This bit allows synchronous access to Flash memories.
0: Synchronous burst disabled
1: Synchronous burst enabled
Bit 7
Reserved
0x1
resd
Kept at its default value.
Bit 6
NOREN
0x1
rw
Nor flash access enable
0: Nor flash access is disabled
1: Nor flash access is enabled
Bit 5: 4
EXTMDBW
0x1
rw
External memory data bus width
This field defines the external memory data bus width.
00: 8 bits
01: 16 bits
10: Reserved
11: Reserved
Bit 3: 2
DEV
0x0
rw
Memory device type
00: SRAM/ROM
01: PSRAM (Cellular RAM or CRAM)
10: NOR Flash
11: Reserved
Bit 1
ADMUXEN
0x1
rw
Address/data multiplexing enable
0: Address/data not multiplexed
1: Address/data multiplexed
Bit 0
EN
0x0
rw
Memory bank enable
0: Memory bank disabled
1: Memory bank enabled