![ARTERY AT32F435 Series Reference Manual Download Page 18](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592018.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 18
Rev 2.03
Dual DAC 12-bit left-aligned data holding register (DAC_ DDTH12L) 395
Dual DAC 8-bit right-aligned data holding register (DAC_ DDTH8R) 395
DAC1 data output register (DAC_ D1ODT) ................................ 395
DAC2 data output register (DAC_ D2ODT) ................................ 395
DAC status register (DAC_STS) ............................................... 395
CAN introduction ....................................................................... 396
CAN main features ..................................................................... 396
Baud rate .................................................................................. 396
Interrupt management ................................................................ 399
Design tips ................................................................................ 400
Functional overview ................................................................... 400
General description .................................................................... 400
Operating modes ........................................................................ 401
Test modes ................................................................................ 401
Message filtering ........................................................................ 402
Message transmission ................................................................ 403
Message reception ..................................................................... 405
Error management ...................................................................... 405
CAN registers ............................................................................ 406
CAN control and status registers ................................................. 407
CAN master control register (CAN_MCTRL) ............................ 407
CAN master status register (CAN_MSTS) ................................ 408
CAN transmit status register (CAN_TSTS) .............................. 409
CAN receive FIFO 0 register (CAN_RF0) ................................ 412
CAN receive FIFO 1 register (CAN_RF1) ................................ 412
CAN interrupt enable register (CAN_INTEN) ........................... 413
CAN error status register (CAN_ESTS) ................................... 414
CAN bit timing register (CAN_BTMG) ..................................... 415
CAN mailbox registers ................................................................ 415
Transmit mailbox identifier register (CAN_TMIx) (x=0..2) ......... 416
Transmit mailbox data length and time stamp register
(CAN_TMCx) (x=0..2) ......................................................................... 416
Transmit mailbox data low register (CAN_TMDTLx) (x=0..2) ..... 417
Transmit mailbox data high register (CAN_TMDTHx) (x=0..2) ... 417