![ARTERY AT32F435 Series Reference Manual Download Page 67](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592067.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 67
Rev 2.03
3.7.1
Power control register (PWC_CTRL)
Bit
Name
Reset value
Type
Description
Bit 31: 9
Reserved
0x000000
resd
Kept at its default value.
Bit 8
BPWEN
0x0
rw
Battery powered domain write enable
0: Disabled
1: Enabled
Note:
After reset, the battery powered domain write access is
disabled. To write, this bit must be set.
Bit 7: 5
PVMSEL
0x0
rw
Power voltage monitoring boundary select
000: Unused, not configurable
001: 2.3 V
010: 2.4 V
011: 2.5 V
100: 2.6 V
101: 2.7 V
110: 2.8 V
111: 2.9 V
Bit 4
PVMEN
0x0
rw
Power voltage monitoring enable
0: Disabled
1: Enabled
Bit 3
CLSEF
0x0
wo
Clear SEF flag
0: No effect
1: Clear the SEF flag
Note: This bit is cleared by hardware after clearing the SEF
flag. Reading this bit at any time will return all zero.
Bit 2
CLSWEF
0x0
wo
Clear SWEF flag
0: No effect
1: Clear the SWEF flag
Note:
Clear the SWEF flag after two system clock cycles.
This bit is cleared by hardware after clearing the SWEF
flag. Reading this bit at any time will return all zero.
Bit 1
LPSEL
0x0
rw
Low power mode select when Cortex™-M4F sleepdeep
0: Enter DEEPSLEEP mode
1: Enter Standby mode
Bit 0
VRSEL
0x0
rw
LDO state select in Deepsleep mode
0: Enabled
1: Low-power consumption mode
3.7.2
Power control/status register (PWC_CTRLSTS)
Additional APB cycles are needed to read this register versus a standard APB read.
Bit
Name
Reset value
Type
Description
Bit 31: 10 Reserved
0x000000
resd
Kept at its default value.
Bit 9
SWPEN2
0x0
rw
Standby wake-up pin2 enable
0: Disabled (this pin is used for general-purpose I/O)
1: Enabled (this pin is forced in input pull-down mode, and
no longer used for general-purpose I/O)
Note: This bit is cleared by hardware after system reset.
Bit 8
SWPEN1
0x0
rw
Standby wake-up pin1 enable
0: Disabled (this pin is used for general-purpose I/O)
1: Enabled (this pin is forced in input pull-down mode, and
no longer used for general-purpose I/O)
Note: This bit is cleared by hardware after system reset.
Bit 7: 3
Reserved
0x00
resd
Kept at its default value.
Bit 2
PVMOF
0x0
ro
Power voltage monitoring output flag
0: Power voltage is higher than the threshold
1: Power voltage is lower than the threshold
Note: The power voltage monitor is stopped in Standby
mode.
Bit 1
SEF
0x0
ro
Standby mode entry flag
0: Device is not in Standby mode