![ARTERY AT32F435 Series Reference Manual Download Page 85](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592085.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 85
Rev 2.03
Bit 7
TMR13EN
0x0
rw
Timer13 clock enable
0: Disabled
1: Enabled
Bit 6
TMR12EN
0x0
rw
Timer12 clock enable
0: Disabled
1: Enabled
Bit 5
TMR7EN
0x0
rw
Timer7 clock enable
0: Disabled
1: Enabled
Bit 4
TMR6EN
0x0
rw
Timer6 clock enable
0: Disabled
1: Enabled
Bit 3
TMR5EN
0x0
rw
Timer5 clock enable
0: Disabled
1: Enabled
Bit 2
TMR4EN
0x0
rw
Timer4 clock enable
0: Disabled
1: Enabled
Bit 1
TMR3EN
0x0
rw
Timer3 clock enable
0: Disabled
1: Enabled
Bit 0
TMR2EN
0x0
rw
Timer2 clock enable
0: Disabled
1: Enabled
4.3.14 APB2 peripheral clock enable register (CRM_AHB2EN)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29
ACCEN
0x0
rw
ACC clock enable
0: Disabled
1: Enabled
Bit 28: 21 Reserved
0x0
resd
Kept at its default value.
Bit 20
TMR20EN
0x0
rw
Timer20 clock enable
0: Disabled
1: Enabled
Bit 19
Reserved
0x0
resd
Kept at its default value.
Bit 18
TMR11EN
0x0
rw
Timer11 clock enable
0: Disabled
1: Enabled
Bit 17
TMR10EN
0x0
rw
Timer10 clock enable
0: Disabled
1: Enabled
Bit 16
TMR9EN
0x0
rw
Timer9 clock enable
0: Disabled
1: Enabled
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14
SCFGEN
0x0
rw
SCFG clock enable
0: Disabled
1: Enabled