![ARTERY AT32F435 Series Reference Manual Download Page 704](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592704.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 704
Rev 2.03
Bit 1
DEEPSLEEP_DEBUG
0x0
rw
Debug Deepsleep mode control bit
0: In Deepsleep mode, all clocks in the 1.2V domain are
disabled. When exiting from Deepsleep mode, the internal
RC oscillator (HICK) is enabled, and HICK is used as the
system clock source, and the software must reprogram
the system clock according to application requirements.
1: In Deepsleep mode, system clock is provided by the
internal RC oscillator (HICK). When exiting from
Deepsleep mode, HICK is used as the system clock
source, and the software must reprogram the system
clock. According to application requirements.
Bit 0
SLEEP_DEBUG
0x0
rw
Debug Sleep mode control bit
0: When entering Sleep mode, CPU HCLK clock is
disabled, but other clocks remain active. When exiting
from Sleep mode, it is not necessary to reprogram the
clock system.
1: When entering Sleep mode, all clocks keep running.
30.4.3 DEBUG APB1 pause register (DEBUG_ APB1_PAUSE)
This register is asynchronously reset by POR Reset (not reset by system reset). It can be written by the
debugger under reset.
Bit
Register
Reset value
Type
Description
Bit 31: 29 Reserved
0x0
resd
Kept at its default value.
Bit 28
I2C3_SMBUS_TIMEO
UT
0x0
rw
I2C3 pause control bit
0: I2C3 SMBUS timeout control works normally
1: I2C3 SMBUS timeout control stops running
Bit 27
I2C2_SMBUS_TIMEO
UT
0x0
rw
I2C2 pause control bit
0: I2C2 SMBUS timeout control works normally
1: I2C2 SMBUS timeout control stops running
Bit 26
CAN2_PAUSE
0x0
rw
CAN2 pause control bit
0: CAN2 works normally
1: CAN2 receive register pauses (does not receive data)
Bit 25
CAN1_PAUSE
0x0
rw
CAN1 pause control bit
0: CAN1 works normally
1: CAN1 receive register pauses (does not receive data)
Bit 24
I2C1_SMBUS_TIMEO
UT
0x0
rw
I2C1 pause control bit
0: I2C1 SMBUS timeout control works normally
1: I2C1 SMBUS timeout control stops running
Bit 23: 16 Reserved
0x00
resd
Kept at its default value.
Bit 15
ERTC_512_PAUSE
0x0
rw
ERTC 512Hz output clock pause control bit
0: ERTC 512Hz output clock works normally
1: Froze 512Hz output clock
Bit 14: 13 Reserved
0x0
rw
Kept at its default value.
Bit 12
WDT_PAUSE
0x0
rw
WDT pause control bit
0: WDT works normally
1: WDT stops running