![ARTERY AT32F435 Series Reference Manual Download Page 82](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592082.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 82
Rev 2.03
0: Does not reset TMR1
1: Reset TMR1
4.3.10 APB peripheral clock enable register1 (CRM_AHBEN1)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29
OTGFS2EN
0x0
rw
OTGFS2 clock enable
0: Disabled
1: Enabled
Bit 28
EMACPTPEN
0x0
rw
EMAC PTP clock enable
0: Disabled
1: Enabled
Bit 27
EMACRXEN
0x0
rw
EMAC RX clock enable
0: Disabled
1: Enabled
Note: In RMII mode, if this clock is enabled, then MAC
RMII clock is enabled as well.
Bit 26
EMACTXEN
0x0
rw
EMAC TX clock enable
0: Disabled
1: Enabled
Note: In RMII mode, if this clock is enabled, then MAC
RMII clock is enabled as well.
Bit 25
EMACEN
0x0
rw
EMAC clock enable
0: Disabled
1: Enabled
Bit 24
DMA2EN
0x0
rw
DMA2 clock enable
0: Disabled
1: Enabled
Bit 23
Reserved
0x0
resd
Kept at its default value.
Bit 22
DMA1EN
0x0
rw
DMA1 clock enable
0: Disabled
1: Enabled
Bit 21
EDMAEN
0x0
rw
EDMA clock enable
0: Disabled
1: Enabled
Bit 20:13
Reserved
0x0
resd
Kept at its default value.
Bit 12
CRCEN
0x0
rw
CRC clock enable
0: Disabled
1: Enabled
Bit 11: 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
GPIOHEN
0x0
rw
IO port H clock enable
0: Disabled
1: Enabled
Bit 6
GPIOGEN
0x0
rw
IO port G clock enable
0: Disabled
1: Enabled
Bit 5
GPIOFEN
0x0
rw
IO port F clock enable
0: Disabled
1: Enabled
Bit 4
GPIOEEN
0x0
rw
IO port E clock enable
0: Disabled
1: Enabled