![ARTERY AT32F435 Series Reference Manual Download Page 30](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592030.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 30
Rev 2.03
FIFO and threshold .................................................................... 679
Linked table transfer mechanism ................................................. 680
2D transfer mechanism ............................................................... 681
Errors ........................................................................................ 682
Interrupts ................................................................................ 683
DMA multiplexer (DMAMUX) ....................................................... 683
DMAMUX functional overview ..................................................... 683
DMAMUX overflow interrupts ...................................................... 685
EDMA registers ......................................................................... 687
DMA status register 1 (DMA_STS1) ............................................. 689
DMA status register 2 (DMA_STS2) ............................................. 690
DMA flag clear register 1 (DMA_CLR1) ........................................ 691
DMA flag clear register 2 (DMA_CLR2) ........................................ 692
DMA stream-x control register (DMA_SxCTRL) (x=
x data register (DMA_SxDTCNT) (x= 1…8) ............... 695
DMA stream-x peripheral address register (DMA_SxPADDR)
DMA stream-x memory 0 address register (DMA_SxM0ADDR)
DMA stream-x memory 1 address register (DMA_SxM1ADDR)
x FIFO control register (DMA_SxFCTRL) (x= 1…8). 696
DMA linked table control register (DMA_SxLLCTRL) .................. 697
DMA linked table pointer register (DMA_SxLLP) (
DMA 2D transfer control register (DMA_ S2DCTRL) ................... 697
DMA 2D transfer count register (DMA_S2DCNT) ....................... 697
DMA 2D transfer stride register (DMA_STRIDE)(
DMA synchronization enable (DMA_SYNCEN) ........................... 698
DMAMUX table select (DMA_MUXSEL) ..................................... 699
DMAMUX channel-x control register (DMA_MUXSxCTRL)
DMAMUX generator-x control register (DMA_MUXGxCTRL)
DMAMUX synchronization interrupt status register
(DMA_MUXSYNCSTS) ......................................................................... 700