![ARTERY AT32F435 Series Reference Manual Download Page 705](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592705.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 705
Rev 2.03
Bit 11
WWDT_PAUSE
0x0
rw
WWDT pause control bit
0: WWDT works normally
1: WWDT stops running
Bit 10
ERTC_PAUSE
0x0
rw
ERTC pause control bit
0: ERTC works normally
1: ERTC stops running
Bit 9
Reserved
0x0
rw
Kept at its default value.
Bit 8
TMR14_PAUSE
0x0
rw
TMR14 pause control bit
0: TMR14 works normally
1: TMR14 stops running
Bit 7
TMR13_PAUSE
0x0
rw
TMR13 pause control bit
0: TMR13 works normally
1: TMR13 stops running
Bit 6
TMR12_PAUSE
0x0
rw
TMR12 pause control bit
0: TMR12 works normally
1: TMR12 stops running
Bit 5
TMR7_PAUSE
0x0
rw
TMR7 pause control bit
0: TMR7 works normally
1: TMR7 stops running
Bit 4
TMR6_PAUSE
0x0
rw
TMR6 pause control bit
0: TMR6 works normally
1: TMR6 stops running
Bit 3
TMR5_PAUSE
0x0
rw
TMR5 pause control bit
0: TMR5 works normally
1: TMR5 stops running
Bit 2
TMR4_PAUSE
0x0
rw
TMR4 pause control bit
0: TMR4 works normally
1: TMR4 stops running
Bit 1
TMR3_PAUSE
0x0
rw
TMR3 pause control bit
0: TMR3 works normally
1: TMR3 stops running
Bit 0
TMR2_PAUSE
0x0
rw
TMR2 pause control bit
0: TMR2 works normally
1: TMR2 stops running
30.4.4 DEBUG APB2 pause register (DEBUG_ APB2_PAUSE)
This register is asynchronously reset by POR Reset (not reset by system reset). It can be written by the
debugger under reset.
Bit
Register
Reset value
Type
Description
Bit 31: 19 Reserved
0x0000
resd
Kept at its default value.
Bit 18
TMR11_PAUSE
0x0
rw
TMR11 pause control bit
0: TMR11 works normally
1: TMR11 stops running
Bit 17
TMR10_PAUSE
0x0
rw
TMR10 pause control bit
0: TMR10 works normally
1: TMR10 stops running
Bit 16
TMR9_PAUSE
0x0
rw
TMR9 pause control bit
0: TMR9 works normally
1: TMR9 stops running