![ARTERY AT32F435 Series Reference Manual Download Page 674](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592674.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 674
Rev 2.03
Bit 14: 8
XIPR_TCNT
0x0F
rw
This indicates the time counter that is used to judge time
interval in mode T.
Value is in terms of sck_out period.
This counter is valid when mode T is selected.
Bit 7: 6
Reserved
0x0
resd
Kept at its default value.
Bit 5: 0
XIPR_DCNT
0x01
rw
This indicates the time counter that is used to judge the
maximum data count in mode D.
Value is in terms of word, and must not be 0.
This counter is valid when mode D is selected.
28.4.15 XIP command word 3 (XIP CMD_W3)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 4
Reserved
0x0000 000
resd
Kept at its default value.
Bit 3
CSTS
0x0
r
Cache Status
0: Cache verified
1: Cache failed
Bit 2: 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
BYPASSC
0x0
rw
Bypass Cache Function
When this bit is set, the high-speed cache feature is
deactivated, and all read transfers do not check high-
speed cache.
28.4.16 Revision register (REV)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 0
REV
0x0001 0500 ro
Indicates IP version.
28.4.17 Data port register (DT)
No-wait states, accessible by bytes, half words and words.
Bit
Register
Reset value
Type
Description
Bit 31: 0
DT
0x0000 0000 rw
Data port register
This port is used for data read or write.