![ARTERY AT32F435 Series Reference Manual Download Page 108](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592108.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 108
Rev 2.03
Table 5-7
Flash memory interface
—
Register map and reset value
Register
Offset
Reset value
FLASH_PSR
0x00
0x0000 0330
FLASH_UNLOCK
0x04
0xXXXX XXXX
FLASH_USD_UNLOCK
0x08
0xXXXX XXXX
FLASH_STS
0x0C
0x0000 0000
FLASH_CTRL
0x10
0x0000 0080
FLASH_ADDR
0x14
0x0000 0000
FLASH_USD
0x1C
0x03FF FFFC
FLASH_EPPS0
0x20
0xFFFF FFFF
FLASH_EPPS1
0x2C
0xFFFF FFFF
FLASH_UNLOCK2
0x44
0xXXXX XXXX
FLASH_STS2
0x4C
0x0000 0000
FLASH_CTRL2
0x50
0x0000 0080
FLASH_ADDR2
0x54
0x0000 0000
FLASH_CONTR
0x58
0x0000 0080
FLASH_DIVR
0x60
0x0000 0022
SLIB_STS2
0xC8
0x0000 FFFF
SLIB_STS0
0xCC
0x0000 0000
SLIB_STS1
0xD0
0xFFFF FFFF
SLIB_PWD_CLR
0xD4
0x0000 0000
SLIB_MISC_STS
0xD8
0x0100 0000
SLIB_SET_PWD
0xDC
0x0000 0000
SLIB_SET_RANGE0
0xE0
0x0000 0000
SLIB_SET_RANGE1
0xE4
0x0000 0000
SLIB_UNLOCK
0xF0
0x0000 0000
FLASH_CRC_CTRL
0xF4
0x0000 0000
FLASH_CRC_CHKR
0xF8
0x0000 0000
5.6.1
Flash performance select register (FLASH_PSR)
Bit
Abbr.
Reset value
Type
Description
Bit 31: 14 Reserved
0x00000
resd
Kept at its default value.
Bit 13
NZW_BST_STS
0x0
ro
Flash non-zero wait area boost status
0: Flash non-zero wait area boost status
disabled
1: Flash non-zero wait area boost status enabled
Bit 12
NZW_BST
0x0
rw
Flash non-zero wait area boost
0: Flash non-zero wait area boost
disabled
1: Flash non-zero wait area boost
enabled
Note:
Enabling this feature will increase the operating efficiency
of non-zero wait state Flash memory, but the system
frequency will be limited. Refer to data sheet for more
information.
The setting code of this bit is located in the zero-wait state
Flash.