![ARTERY AT32F435 Series Reference Manual Download Page 687](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592687.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 687
Rev 2.03
29.5 EDMA registers
Table 29-5 shows DMA register map and reset values.
These peripheral registers must be accessed by byte (8 bits), half-word (16 bits) or word (32 bits)
Table 29-5 BPR register m ap and reset values
Register
Offset
Reset value
EDMA_STS1
0x00
0x0000 0000
EDMA_STS2
0x04
0x0000 0000
EDMA_CLR1
0x08
0x0000 0000
EDMA_CLR2
0x0c
0x0000 0000
EDMA_S1CTRL
0x10
0x0000 0000
EDMA_S1DTCNT
0x14
0x0000 0000
EDMA_S1PADDR
0x18
0x0000 0000
EDMA_S1M0ADDR
0x1c
0x0000 0000
EDMA_S1M1ADDR
0x20
0x0000 0000
EDMA_S1FCTRL
0x24
0x0000 0000
EDMA_S2CTRL
0x28
0x0000 0000
EDMA_S2DTCNT
0x2c
0x0000 0000
EDMA_S2PADDR
0x30
0x0000 0000
EDMA_S2M0ADDR
0x34
0x0000 0000
EDMA_S2M1ADDR
0x38
0x0000 0000
EDMA_S2FCTRL
0x3c
0x0000 0000
EDMA_S3CTRL
0x40
0x0000 0000
EDMA_S3DTCNT
0x44
0x0000 0000
EDMA_S3PADDR
0x48
0x0000 0000
EDMA_S3M0ADDR
0x4c
0x0000 0000
EDMA_S3M1ADDR
0x50
0x0000 0000
EDMA_S3FCTRL
0x54
0x0000 0000
EDMA_S4CTRL
0x58
0x0000 0000
EDMA_S4DTCNT
0x5c
0x0000 0000
EDMA_S4PADDR
0x60
0x0000 0000
EDMA_S4M0ADDR
0x64
0x0000 0000
EDMA_S4M1ADDR
0x68
0x0000 0000
EDMA_S4FCTRL
0x6c
0x0000 0000
EDMA_S5CTRL
0x70
0x0000 0000
EDMA_S5DTCNT
0x74
0x0000 0000
EDMA_S5PADDR
0x78
0x0000 0000
EDMA_S5M0ADDR
0x7c
0x0000 0000
EDMA_S5M1ADDR
0x80
0x0000 0000
EDMA_S5FCTRL
0x84
0x0000 0000
EDMA_S6CTRL
0x88
0x0000 0000
EDMA_S6DTCNT
0x8c
0x0000 0000