![ARTERY AT32F435 Series Reference Manual Download Page 163](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592163.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 163
Rev 2.03
Bit 23: 19 REQCNT
0x00
rw
DMA request count
These bits indicate the number of DMA requests sent to
the DMA controller after synchronization is enabled, and/or
DMA request count before event output is generated.
These bits are reserved only when both SYNCEN and
EVTGEN bits are low.
Bit 18: 17 SYNCPOL
0x0
rw
Synchronization polarity
This field defines the polarity of the selected
synchronization input.
0x0: No events
0x1: Rising edge
0x2: Falling edge
0x3: Rising edge and falling edge
Bit 16
SYNCEN
0x0
rw
Synchronization enable
0: Synchronization disabled
1: Synchronization enabled
Bit 15: 10 Reserved
0x00
resd
Kept at its default value.
Bit 9
EVTGEN
0x0
Event generation enable
0: Event generation is disabled
1: Event generation is enabled
Bit 8
SYNCOVIEN
0x0
Synchronization overrun interrupt enable
0: Interrupt disabled
1: Interrupt enabled
Bit 7
Reserved
0x0
resd
Kept at its default value.
Bit 6: 0
REQSEL
0x00
DMA request select
Select DMA request. Refer to DMAMUX table for more
information.
9.5.9
DMAMUX generator x control register
(DMA_MUXGxCTRL) (x = 1
…
4)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 Reserved
0x00
resd
Kept at its default value.
Bit 23: 19 GREQCNT
0x00
rw
DMA request generation count
These bits define the number of DMA requests (GNBREQ
+ 1) to be generated when a trigger event occurs.
This field is reserved only when the GEN bit is disabled.
Bit 18: 17 GPOL
0x0
rw
DMA request generation polarity
This field defines the polarity of the selected trigger input.
0x0: No events
0x1: Rising edge
0x2: Falling edge
0x3: Rising and falling edges