![ARTERY AT32F435 Series Reference Manual Download Page 659](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592659.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 659
Rev 2.03
PDL=0, set bit N =0 in the LNSU, the bit N is masked
PDL=1, set bit N =0 in the LNSU, the bit N+2 is masked
PDL=2, set bit N =0 in the LNSU, the bit N+4 is masked
PDL=2, set bit N =0 in the LNSU, the bit N+6 is masked
Bit 7: 0
FMSU
0x00
rw
Frame start synchronization code unmask
This field specifies the mask to be applied to the code of
the line end synchronization.
PDL=0, set bit N =0 in the FMSU, the bit N is masked
PDL=1, set bit N =0 in the FMSU, the bit N+2 is masked
PDL=2, set bit N =0 in the FMSU, the bit N+4 is masked
PDL=2, set bit N =0 in the FMSU, the bit N+6 is masked
27.8.9 DVP crop window start register (DVP_CWST)
Bit
Register
Reset value
Type
Description
Bit 31: 29 Reserved
0x0
resd
Kept at its default value.
Bit 28: 16 CVSTR
0x00
rw
Crop window vertical start line
This field specifies the start position of crop window in
vertical axis. The first line data captured after the Frame
start is line 0, the second line data captured is line 1, and
so on.
Bit 15: 14 Reserved
0x0
resd
Kept at its default value.
Bit 13: 0
CHSTR
0x00
rw
Crop window horizontal start pixel
This field specifies the start position of crop window in
horizontal axis. The first pixel data captured after the
Frame start is data 0, the second line data captured is data
1, and so on.
27.8.10 DVP crop window size register (DVP_CWSZ)
Bit
Register
Reset value
Type
Description
Bit 31: 30 Reserved
0x00
resd
Kept at its default value.
Bit 29: 16 CVNUM
0x00
rw
Crop window vertical line number minus one
This field specifies the number of lines of a crop window
in vertical axis. CVNM1=N indicates that N+1 data has
been cropped from the vertical axis.
Bit 15: 14 Reserved
0x00
resd
Kept at its default value.
Bit 13: 0
CHNUM
0x00
rw
Crop window horizontal pixel number minus one
This field specifies the number of pixel data of a crop
window in horizontal axis. CHNM1=N indicates that N+1
pixel data has been cropped from the vertical axis.
27.8.11 DVP data register (DVP_DT)
Bit
Register
Reset value
Type
Description
Bit 31: 0
DT
0x00000000
ro
Data Port
This register is used by the DMA controller to pick up data.
27.8.12 DVP advanced control register (DVP_ACTRL)
Bit
Register
Reset value
Type
Description
Bit 31: 18 Reserved
0x00
resd
Kept at its default value.
Bit 17
VSEID
0x0
rw
Vertical synchronization event and interrupt definition
0: VSES and VEIS indicates frame end event and interrupt
1: VSES and VEIS indicates frame start event and
interrupt
Bit 16
HSEID
0x0
rw
Horizontal synchronization event and interrupt definition
0: HSES and HEIS indicates line end event and interrupt
1: HSES and HEIS indicates line start event and interrupt
Bit 15: 13 Reserved
0x0
resd
Kept at its default value.
Bit 12
DMABT
0x0
rw
DMA burst transaction
This register works with EDMA’s peripheral transfer
configuration (PBURST)
0: DMA burst transaction disabled. The EDMA’s peripheral
transfer must be programmed as a single transfer